# Question and answers Class-Test 1

#### 1. What is Moore's Law?

#### Gordon Moore: 1965

Predicted that the number of transistors integrated on a die would grow exponentially (doubling every 12 to 18 months)
 slide-19, lecture 1

2. What is VLSI design Cycle?

Slide-8, lecture-2

## **VLSI Design Flow**



3. What is semiconductor? State one disadvantage of Silicon over Germanium in the use of chip designing.

semiconductors are materials which have a conductivity between conductors and nonconductors or insulators slide-2, lecture 3

#### Silicon Disadvantages

Low carrier mobility

Indirect bandgap:

Weak absorption and emission of light

Most optoelectronic applications not possible

Slide-40, lecture-4

5. What is the use of polysilicon in fabrication process?

**Polysilicon** interconnects are used to connect Gates and other short-distance connections which have minimal currents. Polysilicon is a very stable material that rarely interacts with nearby materials.

Slide-19 Lecture-6

### 7. Compare CMOS versus bipolar technology

| CMOS                                                           | Bipolar technology                                              |
|----------------------------------------------------------------|-----------------------------------------------------------------|
| - Low static power dissipation                                 | - High power dissipation                                        |
| - High input impedance (low drive curre                        | - Low input impedance (high drive                               |
| - High noise margin                                            | current)                                                        |
| - Medium speed – high voltage swing                            | - Medium noise margin                                           |
| - High packing density                                         | - High speed – low voltage swing                                |
| - High delay sensitivity to load (fan-out                      | - Low packing density                                           |
| limitations)                                                   | - Low delay sensitivity to load                                 |
| - Low output drive current                                     |                                                                 |
| - Low transconductance (output current                         | - High output drive current                                     |
| changes slowly with change in V <sub>in</sub> : g <sub>m</sub> |                                                                 |
| $V_{in}$ )                                                     | changes rapidly with change in V <sub>in</sub> : g <sub>m</sub> |
| - Bidirectional capability (drain and sou                      | $\alpha e^{Vin}$                                                |
| interchangeable)                                               | - Essentially unidirectional with hole as                       |
| - A near ideal switching device                                | carrier                                                         |
| - Mask levels 12 to 16                                         | - Not ideal switching device                                    |
|                                                                | - Mask levels 12 to 20                                          |
|                                                                | Slide- 21, Lecture-8                                            |

## 9. State nMOS design rules

